Effect of clock gating in conditional pulse enhancement flip-flop for low power applications

Kuruvilla John, Vinod Kumar R. S., Kumar S. S.

Abstract


Flip-Flops (FFs) play a fundamental role in digital designs. A clock system consumes above 25% of total system power. The use of pulse-triggered flip-flops (P-FFs) in digital design provides better performance than conventional flip-flop designs. This paper presents the design of a new power-efficient implicit pulse-triggered flip-flop suitable for low power applications. This flip-flop architecture is embedded with two key features. Firstly, the enhancement in width and height of triggering pulses during specific conditions gives a solution for the longest discharging path problem in existing P-FFs. Secondly, the clock gating concept reduces unwanted switching activities at sleep/idle mode of operation and thereby reducing dynamic power consumption. The post-layout simulation results in cadence software based on CMOS 90-nm technology shows that the proposed design features less power dissipation and better power delay performance (PDP) when compared with conventional P-FFs. Its maximum power saving against conventional designs is up to 30.65%.

Keywords


Clock gating; Conditional discharging; Implicit Low power; Pulse flip-flop

Full Text: PDF

Refbacks

  • There are currently no refbacks.


 

Indonesian Journal of Electrical Engineering and Informatics (IJEEI)
ISSN 2089-3272

Creative Commons Licence

This work is licensed under a Creative Commons Attribution 4.0 International License.

web analytics
View IJEEI Stats

https://ppid.cimahikota.go.id/infomugi/https://ppid.cimahikota.go.id/image/slot-gacor-hari-ini/https://simba.cilacapkab.go.id/simba_project/maxwin-slot/https://simba.cilacapkab.go.id/assets/depo-10k/https://appv2.tanahlautkab.go.id/doc/git/https://sigmawin88.comhttps://perijinan.blitarkota.go.id/assets2/https://mpp.bandung.go.id/assets/thailand/https://perijinan.blitarkota.go.id/data/toto-slot/https://simba.cilacapkab.go.id/db/toto-slot/https://simba.cilacapkab.go.id/vendor/https://mpp.bandung.go.id/git/demo/https://perijinan.blitarkota.go.id/data/depo-10k/https://mpp.bandung.go.id/api/jp-gacor/https://simba.cilacapkab.go.id/api/demo/https://simba.cilacapkab.go.id/api/https://perijinan.blitarkota.go.id/assets/css/https://silasa.sarolangunkab.go.id/swal/http://103.165.243.97/doc/sv388/https://pmb.sttabdisabda.ac.id/jp-maxwin/https://waper.serdangbedagaikab.go.id/public/images/qrcode/slot-deposit-pulsa/http://103.165.243.97/doc/thailand/https://ijabr.polban.ac.id/-/pulsa/https://sipirus.sukabumikab.go.id/storage/uploads/server-kamboja/https://sipirus.sukabumikab.go.id/storage/uploads/-/sthai/https://sipirus.sukabumikab.go.id/storage/uploads/-/stoto/https://alwasilahlilhasanah.ac.id/starlight-princess-1000/https://www.remap.ugto.mx/pages/slot-luar-negeri-winrate-tertinggi/https://waper.serdangbedagaikab.go.id/storage/sgacor/https://waper.serdangbedagaikab.go.id/public/images/qrcode/slot-dana/https://waper.serdangbedagaikab.go.id/public/img/cover/10k/https://waper.serdangbedagaikab.go.id/storage/app/https://kla.katingankab.go.id/asset/css/http://www.inmedsur.cfg.sld.cu/docs/https://waper.serdangbedagaikab.go.id/storage/idn/https://tpid.katingankab.go.id/csshttps://setwan.katingankab.go.id/assets/uploadstruktur/https://bakesbangpol.katingankab.go.id/uploads/pulsahttps://appv2.tanahlautkab.go.id/doc/https://sipirus.sukabumikab.go.id/storage/uploads/kantah/https://ijabr.polban.ac.id/classes/slot-gacor-gampang-menang/https://ijabr.polban.ac.id/locale/https://siipbang.katingankab.go.id/storage_old/maxwin/https://conference.stikesalifah.ac.id/thailand/https://lpm.instidla.ac.id/wp-includes/block-patterns/